Part Number Hot Search : 
1680762 0M25X3 XPD54003 MS18N50 L7806ABV 8A218 BZP611C SR2100
Product Description
Full Text Search
 

To Download MMDF4P03HD Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2006 august, 2006 ? rev. 3 1 publication order number: MMDF4P03HD/d MMDF4P03HD preferred device power mosfet 4 a, 30 v, p ? channel so ? 8, dual dual mosfet devices are designed for use in low voltage, high speed switching applications where power efficiency is important. typical applications are dc ? dc converters, and power management in portable and battery powered products such as computers, printers, cellular and cordless phones. they can also be used for low voltage motor controls in mass storage products such as disk drives and tape drives. ? low r ds(on) provides higher efficiency and extends battery life ? logic level gate drive ? can be driven by logic ics ? miniature so ? 8 surface mount package ? saves board space ? diode is characterized for use in bridge circuits ? diode exhibits high speed, with soft recovery ? i dss specified at elevated temperature ? mounting information for so ? 8 package provided maximum ratings (t j = 25 c unless otherwise noted) rating symbol value unit drain ? to ? source voltage v dss 30 vdc gate ? to ? source voltage ? continuous v gs 20 vdc drain current ? continuous @ t a = 25 c drain current ? single pulse (t p 10  s) i d i dm 4.0 20 adc apk source current ? continuous @ t a = 25 c i s 1.7 adc total power dissipation @ t a = 25 c (note 1) p d 2.0 watts operating and storage temperature range t j , t stg ? 55 to 150 c single pulse drain ? to ? source avalanche energy ? starting t j = 25 c (v dd = 30 vdc, v gs = 5.0 vdc, v ds = 20 vdc, i l = 9.0 apk, l = 10 mh, r g = 25  ) e as 450 mj thermal resistance ? junction ? to ? ambient r ja 62.5 c/w maximum lead temperature for soldering purposes, (1/8 from case for 10 s) t l 260 c stresses exceeding maximum ratings may damage the device. maximum ratings are stress ratings only. functional operation above the recommended operating conditions is not implied. extended exposure to stresses above the recommended operating conditions may affect device reliability. 1 mounted on g10/fr4 glass epoxy board using minimum recommended footprint. source ? 1 1 2 3 4 8 7 6 5 top view gate ? 1 source ? 2 gate ? 2 drain ? 1 drain ? 1 drain ? 2 drain ? 2 p ? channel d s g 4 amperes 30 volts r ds(on) = 85 m  device package shipping ? ordering information MMDF4P03HDr2 so ? 8 2500 tape & reel so ? 8, dual case 751 style 11 marking diagram a = assembly location y = year ww = work week pin assignment preferred devices are recommended choices for future use and best overall value. d s g 1 8 ?for information on tape and reel specifications, including part orientation and tape sizes, please refer to our tape and reel packaging specification brochure, brd8011/d. dp0303 ayww 1 8 http://onsemi.com
MMDF4P03HD http://onsemi.com 2 electrical characteristics (t a = 25 c unless otherwise noted) characteristic symbol min typ max unit off characteristics drain ? to ? source breakdown voltage (v gs = 0 vdc, i d = 0.25 madc) v (br)dss 30 ? ? vdc zero gate voltage drain current (v ds = 24 vdc, v gs = 0 vdc) (v ds = 24 vdc, v gs = 0 vdc, t j = 125 c) i dss ? ? ? ? 1.0 20 adc gate ? body leakage current (v gs = 20 vdc, v ds = 0 vdc) i gss ? ? 100 nadc on characteristics (note 2) gate threshold voltage (v ds = v gs , i d = 0.25 madc) threshold temperature coefficient (negative) v gs(th) 1.0 ? ? vdc static drain ? to ? source on ? resistance (v gs = 10 vdc, i d = 3.5 adc) (v gs = 4.5 vdc, i d = 2.0 adc) r ds(on) ? ? 0.075 0.125 0.085 0.16 forward transconductance (v ds = 15 vdc, i d = 3.5 adc) g fs ? 6.0 ? mhos dynamic characteristics input capacitance (v ds = 24 vdc, v gs = 0 vdc, f = 1.0 mhz) c iss ? 425 600 pf output capacitance c oss ? 209 300 transfer capacitance c rss ? 57.2 80 switching characteristics (note 3) turn ? on delay time (v dd = 15 vdc, v gs = 10 vdc, i d = 1.0 adc, r g = 6.0 ) t d(on) ? 11.7 23.4 ns rise time t r ? 15.8 31.6 turn ? off delay time t d(off) ? 167.3 334.6 fall time t f ? 102.6 205.2 gate charge (see figure 8) (v ds = 10 vdc, i d = 3.5 adc, v gs = 10 vdc) q t ? 14.8 29.6 nc q 1 ? 1.7 ? q 2 ? 4.7 ? q 3 ? 3.42 ? source ? drain diode characteristics forward on ? voltage (i s = 1.7 adc, v gs = 0 vdc) (i s = 1.7 adc, v gs = 0 vdc, t j = 125 c) v sd ? ? 0.9 0.7 1.2 ? vdc reverse recovery time (i s = 3.5 adc, v gs = 0 vdc, di s /dt = 100 a/ s) t rr ? 77.4 ? ns t a ? 19.9 ? t b ? 57.5 ? reverse recovery stored charge q rr ? 0.088 ? c 2. pulse test: pulse width 300 s, duty cycle 2%. 3. switching characteristics are independent of operating junction temperature.
MMDF4P03HD http://onsemi.com 3 typical electrical characteristics 2.9 v figure 1. on ? region characteristics figure 2. transfer characteristics figure 3. on ? resistance versus gate ? to ? source voltage figure 4. on ? resistance versus drain current and gate voltage figure 5. on ? resistance variation with temperature figure 6. drain ? to ? source leakage current versus voltage 1.2 2.0 0 v ds , drain?to?source voltage (volts) 6.0 4.0 5.0 3.0 v gs , gate?to?source voltage (volts) 4.5 5.0 1.5 4.0 2.0 1.0 0 8.0 10 2.0 v gs , gate?to?source voltage (volts) 0.8 0.4 0.3 0.2 0.1 0 i d , drain current (amps) 1.5 1.0 0.18 0.12 0.10 0.08 0.06 0.04 2.0 9.0 ?25 25 ?50 t j , junction temperature ( c) 1.2 0.8 0.6 0.4 0.2 0 v ds , drain?to?source voltage (volts) 5.0 30 0 100 1.0 15 0 i d , drain current (amps) i r 2.0 1.0 0 0.6 0.2 0.4 0.8 1.0 1.4 1.6 2.0 2.5 3.0 3.5 4.0 3.0 5.0 6.0 3.0 4.0 5.0 6.0 7.0 4.0 5.5 3.0 4.5 5.0 2.5 , drain?to?source resistance (normalized) r ds(on) 50 100 75 1.0 10 20 25 10 i dss , leakage (na) 1.8 , drain current (amps) d , drain?to?source resistance (ohms) ds(on) 0.5 r , drain?to?source resistance (ohms) ds(on) 125 150 1.6 1.4 v gs = 10 v i d = 1.5 a v gs = 0 v t j = 125 c 100 c t j = 25 c v gs = 4.5 v 10 v t j = 25 c i d = 3 a v ds 10 v t j = ?55 c 100 c 25 c t j = 25 c 2.7 v 3.1 v 3.3 v 3.5 v 3.7 v 3.9 v 3.5 0.16 0.14 0.6 0.7 v gs = 10 v 4.1 v 4.5 v 6.0 v 4.3 v
MMDF4P03HD http://onsemi.com 4 power mosfet switching switching behavior is most easily modeled and predicted by recognizing that the power mosfet is charge controlled. the lengths of various switching intervals ( t) are determined by how fast the fet input capacitance can be charged by current from the generator. the published capacitance data is difficult to use for calculating rise and fall because drain ? gate capacitance varies greatly with applied voltage. accordingly, gate charge data is used. in most cases, a satisfactory estimate of average input current (i g(av) ) can be made from a rudimentary analysis of the drive circuit so that t = q/i g(av) during the rise and fall time interval when switching a resistive load, v gs remains virtually constant at a level known as the plateau voltage, v sgp . therefore, rise and fall times may be approximated by the following: t r = q 2 x r g /(v gg ? v gsp ) t f = q 2 x r g /v gsp where v gg = the gate drive voltage, which varies from zero to v gg r g = the gate drive resistance and q 2 and v gsp are read from the gate charge curve. during the turn ? on and turn ? off delay times, gate current is not constant. the simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an rc network. the equations are: t d(on) = r g c iss in [v gg /(v gg ? v gsp )] t d(off) = r g c iss in (v gg /v gsp ) the capacitance (c iss ) is read from the capacitance curve at a voltage corresponding to the off ? state condition when calculating t d(on) and is read at a voltage corresponding to the on ? state when calculating t d(off) . at high switching speeds, parasitic circuit elements complicate the analysis. the inductance of the mosfet source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. the voltage is determined by ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. the mosfet output capacitance also complicates the mathematics. and finally, mosfets have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. the resistive switching time variation versus gate resistance (figure 9) shows how typical switching performance is affected by the parasitic circuit elements. if the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. the circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. power mosfets may be safely operated into an inductive load; however, snubbing reduces switching losses. v ds , drain?to?source voltage (volts) figure 7. capacitance variation 20 30 ?10 800 400 200 0 ?5.0 0 5.0 10 15 600 1000 c, capacitance (pf) 25 v gs v ds t j = 25 c c iss c oss c rss
MMDF4P03HD http://onsemi.com 5 figure 8. gate ? to ? source and drain ? to ? source voltage versus total charge r g , gate resistance (ohms) 1.0 10 100 100 10 1.0 t, time (ns) v dd = 15 v i d = 3 a v gs = 10 v t j = 25 c t r t f t d(off) t d(on) figure 9. resistive switching time variation versus gate resistance v gs , gate?to?source voltage (volts) 20 10 30 0 0 6.0 3.0 0 q g , total gate charge (nc) v ds , drain?to?source voltage (volts) 2.0 4.0 6.0 8.0 14 i d = 3 a t j = 25 c 10 12 v ds v gs q2 q3 q1 16 1000 7.0 4.0 5.0 2.0 1.0 qt drain ? to ? source diode characteristics the switching characteristics of a mosfet body diode are very important in systems using it as a freewheeling or commutating diode. of particular interest are the reverse recovery characteristics which play a major role in determining switching losses, radiated noise, emi and rfi. system switching losses are largely due to the nature of the body diode itself. the body diode is a minority carrier device, therefore it has a finite reverse recovery time, t rr , due to the storage of minority carrier charge, q rr , as shown in the typical reverse recovery wave form of figure 15. it is this stored charge that, when cleared from the diode, passes through a potential and defines an energy loss. obviously, repeatedly forcing the diode through reverse recovery further increases switching losses. therefore, one would like a diode with short t rr and low q rr specifications to minimize these losses. the abruptness of diode reverse recovery effects the amount of radiated noise, voltage spikes, and current ringing. the mechanisms at work are finite irremovable circuit parasitic inductances and capacitances acted upon by high di/dts. the diode?s negative di/dt during t a is directly controlled by the device clearing the stored charge. however, the positive di/dt during t b is an uncontrollable diode characteristic and is usually the culprit that induces current ringing. therefore, when comparing diodes, the ratio of t b /t a serves as a good indicator of recovery abruptness and thus gives a comparative estimate of probable noise generated. a ratio of 1 is considered ideal and values less than 0.5 are considered snappy. compared to on semiconductor standard cell density low voltage mosfets, high cell density mosfet diodes are faster (shorter t rr ), have less stored charge and a softer reverse recovery characteristic. the softness advantage of the high cell density diode means they can be forced through reverse recovery at a higher di/dt than a standard cell mosfet diode without increasing the current ringing or the noise generated. in addition, power dissipation incurred from switching the diode will be less due to the shorter recovery time and lower switching losses. 0.50 0.55 0.60 0.65 0.70 0 2.0 v sd , source?to?drain voltage (volts) figure 10. diode forward voltage versus current i s , source current (amps) 0.75 0.80 1.0 v gs = 0 v t j = 25 c 0.85 0.90 0.5 2.5 1.5
MMDF4P03HD http://onsemi.com 6 i s , source current t, time figure 11. reverse recovery time (t rr ) di/dt = 300 a/ s standard cell density high cell density t b t rr t a t rr safe operating area the forward biased safe operating area curves define the maximum simultaneous drain ? to ? source voltage and drain current that a transistor can handle safely when it is forward biased. curves are based upon maximum peak junction temperature and a case temperature (t c ) of 25 c. peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in an569, ?transient thermal resistance ? general data and its use.? switching between the off ? state and the on ? state may traverse any load line provided neither rated peak current (i dm ) nor rated voltage (v dss ) is exceeded, and that the transition time (t r , t f ) does not exceed 10  s. in addition the total power averaged over a complete switching cycle must not exceed (t j(max) ? t c )/(r jc ). a power mosfet designated e ? fet can be safely used in switching circuits with unclamped inductive loads. for reliable operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and must be adjusted for operating conditions dif fering from those specified. although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. the energy rating decreases non ? linearly with an increase of peak current in avalanche and peak junction temperature. figure 12. maximum rated forward biased safe operating area 0.1 v ds , drain?to?source voltage (volts) 1.0 10 i d , drain current (amps) r ds(on) limit thermal limit package limit v gs = 12 v single pulse t a = 25 c 10 0.01 dc 10 ms 1.0 100 100 1.0 ms 0.1 figure 13. maximum avalanche energy versus starting junction temperature 25 t j , starting junction temperature ( c) 250 300 e as , single pulse drain?to?source 65 0 45 350 145 50 85 125 105 avalanche energy (mj) 100 150 200 i d = 3 a 450 500 400
MMDF4P03HD http://onsemi.com 7 typical electrical characteristics figure 14. thermal response figure 15. diode reverse recovery waveform di/dt t rr t a t p i s 0.25 i s time i s t b t, time (s) rthja(t), effective transient thermal resistance 1.0 0.1 0.01 d = 0.5 single pulse 1.0e?05 1.0e?04 1.0e?03 1.0e?02 1.0e?01 1.0e+00 1.0e+01 0.2 0.1 0.05 0.02 0.01 1.0e+02 1.0e+03 0.001
MMDF4P03HD http://onsemi.com 8 package dimensions so ? 8 case 751 ? 07 issue ae seating plane 1 4 5 8 n j x 45  k a b s d h c 0.10 (0.004) ? x ? ? y ? g m y m 0.25 (0.010) ? z ? y m 0.25 (0.010) z s x s m 1.52 0.060 7.0 0.275 0.6 0.024 1.270 0.050 4.0 0.155  mm inches  scale 6:1 *for additional information on our pb ? free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. soldering footprint* notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimension a and b do not include mold protrusion. 4. maximum mold protrusion 0.15 (0.006) per side. 5. dimension d does not include dambar protrusion. allowable dambar protrusion shall be 0.127 (0.005) total in excess of the d dimension at maximum material condition. 6. 751 ? 01 thru 751 ? 06 are obsolete. new standard is 751 ? 07. dim a min max min max inches 4.80 5.00 0.189 0.197 millimeters b 3.80 4.00 0.150 0.157 c 1.35 1.75 0.053 0.069 d 0.33 0.51 0.013 0.020 g 1.27 bsc 0.050 bsc h 0.10 0.25 0.004 0.010 j 0.19 0.25 0.007 0.010 k 0.40 1.27 0.016 0.050 m 0 8 0 8 n 0.25 0.50 0.010 0.020 s 5.80 6.20 0.228 0.244  style 11: pin 1. source 1 2. gate 1 3. source 2 4. gate 2 5. drain 2 6. drain 2 7. drain 1 8. drain 1 on semiconductor and are registered trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to mak e changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for an y particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including wi thout limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/or specifications can and do vary in different application s and actual performance may vary over time. all operating parameters, including ?typicals? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its of ficers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, direct ly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyright laws and is not for resale in any manner. publication ordering information n. american technical support : 800 ? 282 ? 9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81 ? 3 ? 5773 ? 3850 MMDF4P03HD/d literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303 ? 675 ? 2175 or 800 ? 344 ? 3860 toll free usa/canada fax : 303 ? 675 ? 2176 or 800 ? 344 ? 3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your local sales representative


▲Up To Search▲   

 
Price & Availability of MMDF4P03HD

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X